Basiran , Mohamad Azman (2016) Dynamic Assembler For Reconfigurable Processor. Project Report. UTeM, Melaka, Malaysia. (Submitted)
Text (24 Pages)
Dynamic Assembler For Reconfigurable Processor.pdf - Submitted Version Download (264kB) |
Abstract
The main objective for this project is to design a customizable assembler for dynamic instruction set architecture and to verify the assembler is compatible with the UTeMRISC processor architecture. In order to meet the objectives, a new assembler has been designed using Visual Basic 2015. The benchmark processor that is used for this project is UTeMRISC processor. In the development of processor architecture, one of the crucial part is the creation of a compatible assembler to the processor's instruction set architecture (ISA). Reconfigurable processor such as UTeMRISC03 requires a flexible assembler design in order to accommodate the modification being made to its ISA. The new assembler is capable in converting an assembly language program to its instruction word dictated by the processor's opcode file. The correct object files are also generated in line with the selected ISA width determined by the users. The object file is successfully loaded to the processor architecture in the FPGA platform in order to verify its compatibility. With the customizable feature achieved in this assembler design, the assembler would be beneficial as the main tool in the development of a complete package in a reconfigurable processor development in the future.
Item Type: | Final Year Project (Project Report) |
---|---|
Uncontrolled Keywords: | Neural networks (Computer science), Parallel processing (Electronic computers), Computer architecture |
Subjects: | Q Science > Q Science (General) Q Science > QA Mathematics |
Divisions: | Library > Final Year Project > FKEKK |
Depositing User: | Muhammad Afiz Ahmad |
Date Deposited: | 31 Mar 2017 00:57 |
Last Modified: | 31 Mar 2017 00:57 |
URI: | http://digitalcollection.utem.edu.my/id/eprint/18303 |
Actions (login required)
View Item |