

# UNIVERSITI TEKNIKAL MALAYSIA MELAKA

# LOGIC GATE SIMULATOR: DEVELOPMENT OF AN ELECTRONIC EDUCATIONAL SIMULATOR TO PRODUCE KARNAUGH MAP BY LOGIC GATE COMBINATIONAL CIRCUIT USING ARDUINO

This report is submitted in accordance with the requirement of the Universiti Teknikal Malaysia Melaka (UTeM) for the Bachelor of Electronic Engineering Technology (Telecommunication) with Honours.

by

# SITI MUNIRAH BINTI CHE BAKAR B071510086 930424-11-5006

### FACULTY OF ELECTRICAL AND ELECTRONIC ENGINEERING

### TECHNOLOGY

2018

C Universiti Teknikal Malaysia Melaka



### UNIVERSITI TEKNIKAL MALAYSIA MELAKA

### BORANG PENGESAHAN STATUS LAPORAN PROJEK SARJANA MUDA

Tajuk: LOGIC GATE SIMULATOR: DEVELOPMENT OF AN ELECTRONIC EDUCATIONAL SIMULATOR TO PRODUCE KARNAUGH MAP BY LOGIC GATE COMBINATIONAL CIRCUIT USING ARDUINO

Sesi Pengajian: 2018/2019

Saya **SITI MUNIRAH BINTI CHE BAKAR** mengaku membenarkan Laporan PSM ini disimpan di Perpustakaan Universiti Teknikal Malaysia Melaka (UTeM) dengan syarat-syarat kegunaan seperti berikut:

- 1. Laporan PSM adalah hak milik Universiti Teknikal Malaysia Melaka dan penulis.
- 2. Perpustakaan Universiti Teknikal Malaysia Melaka dibenarkan membuat salinan untuk tujuan pengajian sahaja dengan izin penulis.
- 3. Perpustakaan dibenarkan membuat salinan laporan PSM ini sebagai bahan pertukaran antara institusi pengajian tinggi.
- 4. **\*\***Sila tandakan (X)
  - Mengandungi maklumat yang berdarjah keselamatan atauSULIT\*kepentingan Malaysia sebagaimana yang termaktub dalam AKTARAHSIA RASMI 1972.
  - TERHAD\* Mengandungi maklumat TERHAD yang telah ditentukan oleh organisasi/badan di mana penyelidikan dijalankan.
    - TIDAK TERHAD

X

ii

| Yang benar,                                                                                                      | Disahkan oleh penyelia:                           |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| SITI MUNIRAH BINTI CHE BAKAR<br>Alamat Tetap:<br>Pt 388, Kampung Perah Bukit Cina,<br>16450 Ketereh,<br>Kelantan | AMAR FAIZ BIN ZAINAL ABIDIN<br>Cop Rasmi Penyelia |
| Tarikh:                                                                                                          | Tarikh:                                           |
|                                                                                                                  |                                                   |
|                                                                                                                  |                                                   |
|                                                                                                                  |                                                   |
|                                                                                                                  |                                                   |
|                                                                                                                  |                                                   |
|                                                                                                                  |                                                   |
|                                                                                                                  |                                                   |

### DECLARATION

I hereby, declared this report entitled LOGIC GATE SIMULATOR: DEVELOPMENT OF AN ELECTRONIC EDUCATIONAL SIMULATOR TO PRODUCE KARNAUGH MAP BY LOGIC GATE COMBINATIONAL CIRCUIT USING ARDUINO is the results of my own research except as cited in references.

### **APPROVAL**

This report is submitted to the Faculty of Electrical and Electronic Engineering Technology of Universiti Teknikal Malaysia Melaka (UTeM) as a partial fulfilment of the requirements for the degree of Bachelor of Electronic Engineering Technology (Telecommunication) with Honours. The member of the supervisory is as follow:

> Signature: ..... AMAR FAIZ BIN ZAINAL ABIDIN Supervisor:

Signature: ..... Co-supervisor: MUHAMMAD IZZAT ZAKWAN BIN MOHD ZABIDI



v

### ABSTRAK

Digital Elektronik adalah subjek yang penting bagi pelajar yang mengambil jurusan kejuruteraan elektronik. Subjek ini mempunyai jam kredit yang tinggi. Oleh itu, pelajar perlu memberi sepenuh perhatian ketika proses pengajaran dan pembelajaran. Permasalahannya adalah pelajar memerlukan sesuatu yang dapat menarik minat mereka di dalam kelas. Tujuan utama projek ini dijalankan adalah untuk mereka cipta alat bantuan pengajaran yang boleh memudahkan pelajar menyelesai soalan-soalan tugasan mereka tentang gerbang logika dan menukar gabungan litar dalam bentuk Peta Karnaugh. Simulator gerbang logik adalah pembangunan simulator elektronik bagi kombinasi gerbang logik. Arduino Mega 2560 digunakan sebagai mikropengawal kepada simulator gerbang logik. Di samping itu, projek ini merupakan projek terbaru yang pernah dihasilkan pada semester ini. Projek ini mempunyai kombinasi perkakasan dan perisian, fungsi projek ini apabila pengguna ingin membuat beberapa kombinasi gerbang logik, pengguna hanya perlu membuat sambungan gerbang logik pada kit dan jawapan akan ditayangkan pada paparan kristal cecair nipis-filem-transistor dalam bentuk Peta Karnaugh. Selain itu, projek ini perlu diisytiharkan dengan masyarakat dahulu sama ada ia berkesan kepada masyarakat atau tidak. Kaji selidik adalah alat penting untuk mengumpulkan data dari masyarakat. Borang kaji selidik ini akan diedarkan kepada pelajar dan tenaga pengajar bagi mendapatkan analisis untuk projek ini. Selepas menganalisis data, penambahbaikan projek ini akan dilaksanakan.

vi

### ABSTRACT

Digital Electronics is an important subject for majors electronic Engineering. This subject has a high credit hour. Therefore, students need to give full attention during the teaching and learning process. The problem is that students need something that can attracted them in the classroom. The main purpose of this project is to create a teaching aid tool that will enable students to complete their task questions about logic gate and change the mix of the logic gate circuit in the form of Karnaugh Map. Logic gate simulator is the development of an electronic simulator for a combination of logic gate. Arduino Mega 2560 is used as a microcontroller for logic gate simulator. In addition, this project is the latest project ever produced in this semester. This project has a combination of hardware and software, this project's function when users want to create combinations of logic gates, users only need to create logic gate connection on the kit and the answer will be aired on thin-film-transistor liquid crystal display (TFT LCD) in the form of Karnaugh Map. Additionally, this project needs to be declared with the community first whether it is effective for the community or not. A survey is an important tool for collecting data from the community. This survey form will be distributed to students and instructors for analysis for this project. After analyzing the data, the improvement of this project will be implemented.

### DEDICATION

I am grateful to the ALLAH SWT for His grace. Within this report I, Siti Munirah Binti Che Bakar (B071510086) of UTeM Malacca was successfully completed the report of final year project during two semesters. "Especially for my beloved mother Mrs. Norizam Binti Sulong, my supportive father Mr.Che Bakar Bin Muda and to my family who had given me much support, encouragement and advice to complete this project. And do not forget to all dearest fellow friends and UTeM staffs for helping and cheering my day when I lose the direction on doing my project. Thank you so much, I love u all



#### ACKNOWLEDGEMENTS

I want to express my gratitude to my supervisor, Encik Amar Faiz Bin Zainal Abidin, lecture of Electronic and Computer Department, University of Technical Malaysia, Malacca for his direction and physical and moral support all through the period of my project work. As long my project is on progress, he also has been source of motivation to me. He also willing to share his considerable time to check my progress every week and give opinion when I lost in solution to complete the project. I am very grateful and lucky for having chance to work and learn under his instruction and supervision on the whole period of project have been carried out. Apart from that, I also would like to thank all the laboratory staffs that always give fast response to me when I need to use etching laboratory. Finally, I want to express my gratitude and thank to FTKEE Dean and all Head of Department for provided all the facilities to me and my friend to finish the project work.

# **TABLE OF CONTENTS**

| ADC  |                      | PAGE  |
|------|----------------------|-------|
| ABS  | SI KAK               | VI    |
| ABS  | STRACT               | vii   |
| DED  | DICATION             | viii  |
| ACŀ  | KNOWLEDGEMENTS       | ix    |
| TAB  | BLE OF CONTENTS      | X     |
| LIST | T OF TABLES          | xiv   |
| LIST | T OF FIGURES         | XV    |
| LIST | T OF APPENDICES      | xvii  |
| LIST | T OF ABBREVIATIONS   | xviii |
| СНА  | APTER 1 INTRODUCTION | 1     |
| 1.1  | Introduction         | 1     |
| 1.2  | Background of Study  | 1     |
| 1.3  | Problem Statement    | 2     |
| 1.4  | Objective            | 3     |
| 1.5  | Scope of Work        | 4     |
| 1.6  | Project Contribution | 5     |

| CHA | PTER 2  | LITERATURE REVIEW                                                   | 6  |
|-----|---------|---------------------------------------------------------------------|----|
| 2.1 | Introdu | uction                                                              | 6  |
| 2.2 | Literat | ure Review on Educational Kit                                       | 7  |
|     | 2.2.1   | Design and Fabrication of Programmable Logic Controller Kit with    |    |
|     |         | Multiple Output Module for Teaching and Learning Purposes           | 7  |
|     | 2.2.2   | Resducational kit                                                   | 8  |
|     | 2.2.3   | Development of A Low-Cost Digital Logic Training Module for         |    |
|     |         | Students Laboratory Experiments                                     | 9  |
|     | 2.2.4   | Educational Kit for Practicing Electronic Circuit Design            | 10 |
| 2.3 | Literat | ure Review on Educational Kit related to Logic Gate Educational Kit | 11 |
|     | 2.3.1   | Logic Gate Trainer Kit (DT-1001)                                    | 11 |
|     | 2.3.2   | Basic Logic Gate Trainer Kit (DT-1001)                              | 12 |
|     | 2.3.3   | Logic Gate Tutor                                                    | 13 |
|     | 2.3.4   | DB01 Logic Gate                                                     | 14 |
|     | 2.3.5   | Logic Gate Trainer                                                  | 15 |
|     | 2.3.6   | Logic Tutor Board                                                   | 16 |
|     | 2.3.7   | Basic Logic Gates Trainer                                           | 17 |
|     | 2.3.8   | Development of Digital Logic Trainer for Student's Experimentation  | 18 |
|     | 2.3.9   | Smart board quiz with logic gates                                   | 19 |
|     | 2.3.10  | E-Logic Gate Translator                                             | 20 |
|     | 2.3.11  | E-Logic Trainer Kit                                                 | 21 |

| CHAF | PTER 3  | METHODOLOGY                                                      | 22 |
|------|---------|------------------------------------------------------------------|----|
| 3.1  | Introdu | uction                                                           | 22 |
| 3.2  | Projec  | t Overview                                                       | 22 |
| 3.3  | Projec  | t Block Diagram                                                  | 26 |
| 3.4  | Projec  | t Layout                                                         | 27 |
| 3.5  | Circui  | t Layout                                                         | 28 |
| 3.6  | Progra  | m Flowchart                                                      | 31 |
| 3.7  | Build   | of material                                                      | 32 |
| 3.8  | Projec  | t Costing                                                        | 33 |
| CHAF | PTER 4  | <b>RESULT DISCUSSION</b>                                         | 32 |
| 4.1  | Introdu | uction                                                           | 32 |
| 4.2  | Reliab  | ility Testing                                                    | 32 |
|      | 4.2.1   | Drop Test                                                        | 36 |
|      | 4.2.2   | Aging Test                                                       | 37 |
|      | 4.2.3   | Temperature Test                                                 | 38 |
| 4.3  | Functi  | onality Testing                                                  | 41 |
|      | 4.3.1   | Scenario Testing                                                 | 41 |
|      | 4.3.2   | Unit & Integration Testing                                       | 86 |
|      | 4.3.3   | Boundaries Testing                                               | 90 |
| 4.4  | Verific | cation Testing                                                   | 90 |
|      | 4.4.1   | Question 1: Digital Electronic subject is an interesting subject | 91 |

| 4.4.2     | Question 2: Students prefer to learn Digital Electronic subject by |     |
|-----------|--------------------------------------------------------------------|-----|
|           | using Educational kit rather than in theoretical way               | 92  |
| 4.4.3     | Question 3: Educational kit can help lecturer to teach easily to   |     |
|           | student about Logic Gates                                          | 92  |
| 4.4.4     | Question 4: Students can operate this educational kit without the  |     |
|           | guidance of educator/teacher                                       | 93  |
| 4.4.5     | Question 5: Educational kit are according to student's level       | 94  |
| 4.4.6     | Question 6: Educational kit save students and educator/teacher's   |     |
|           | time                                                               | 95  |
| 4.4.7     | Question 7: Teachers/Demonstrator guide their students to use      |     |
|           | properly educational                                               | 96  |
| 4.4.8     | Question 8: Educational kit can be highly interactive activity     |     |
|           | during class session                                               | 97  |
| 4.4.9     | Question 9: Use of educational kit can change classroom            |     |
|           | environment                                                        | 98  |
| 4.4.10    | Question 10: Do you think this educational kit can marketable      |     |
|           | in industry                                                        | 99  |
| CHAPTER 5 | CONCLUSION                                                         | 100 |
|           |                                                                    |     |
| REFERENCI | ES                                                                 | 101 |
| APPENDIX  |                                                                    | 103 |

xiii

### LIST OF TABLES

| TABLE       | TITLE                                        | PAGE |
|-------------|----------------------------------------------|------|
| Table 3.1:  | Gantt Chart FYP 1                            | 25   |
| Table 3.2:  | Gantt Chart FYP 2                            | 25   |
| Table 3.3:  | Pin for component and Arduino port           | 29   |
| Table 3.4:  | Expected Costs                               | 33   |
| Table 4.1:  | Result of Drop Test for 0.5meter             | 36   |
| Table 4.2:  | Result of Drop Test for 1meter               | 36   |
| Table 4.3:  | Result of Aging Test                         | 37   |
| Table 4.4:  | Result of hot temperature                    | 38   |
| Table 4.5:  | Result of cold temperature                   | 39   |
| Table 4.6:  | Result of Scenario Testing                   | 41   |
| Table 4.7:  | Result simulation for probability connection | 43   |
| Table 4.8:  | Result of Unit Testing                       | 87   |
| Table 4.9:  | Result of Integration Testing                | 89   |
| Table 4.10: | Result of Boundaries Testing                 | 90   |

### **LIST OF FIGURES**

| FIGURE        | TITLE                                                         | PAGE |
|---------------|---------------------------------------------------------------|------|
| Figure 2.1:   | Related article and publication journal                       | 6    |
| Figure 2.2:   | PLC Kit                                                       | 7    |
| Figure 2.3:   | Resducational Kit                                             | 8    |
| Figure 2.4:   | Low-cost of digital logic training moduleLogic Gate Trainer K | it 9 |
| Figure 2.5:   | Educational Kit                                               | 10   |
| Figure 2.6:   | Logic Gate Trainer Kit                                        | 11   |
| Figure 2.7 :  | Basic Logic Gate Trainer Kit                                  | 12   |
| Figure 2.8:   | Logic Gate Tutor                                              | 13   |
| Figure 2.9 :  | DB01 Logic Gates                                              | 14   |
| Figure 2.10:  | Logic Gate Trainer                                            | 15   |
| Figure 2.11:  | Logic Tutor Board                                             | 16   |
| Figure 2.12:  | Basic Logic Gates Trainer                                     | 17   |
| Figure 2.13:  | Digital Logic Trainer                                         | 18   |
| Figure 2.14:  | Smart board quiz with logic gates                             | 19   |
| Figure 2.15:  | Logic Gate Translator                                         | 20   |
| Figure 2.16 : | E-Logic Trainer Kit                                           | 21   |
| Figure 3.1:   | Project Flowchart FYP 1& FYP 2                                | 24   |

| Figure 3.2:  | Project block diagram                   | 26 |
|--------------|-----------------------------------------|----|
| Figure 3.3:  | Project Layout using TinkerCAD software | 27 |
| Figure 3.4:  | Actual project layout                   | 27 |
| Figure 3.5:  | Circuit layout using Fritzing           | 28 |
| Figure 3.6:  | Actual circuit layout                   | 28 |
| Figure 3.7:  | Program Flowchart                       | 31 |
| Figure 3.8:  | Build of material                       | 32 |
| Figure 4.1:  | Data from respondent for question 1     | 91 |
| Figure 4.2:  | Data from respondent for question 2     | 92 |
| Figure 4.3:  | Data from respondent for question 3     | 93 |
| Figure 4.4:  | Data from respondent for question 4     | 94 |
| Figure 4.5:  | Data from respondent for question 5     | 95 |
| Figure 4.6:  | Data from respondent for question 6     | 96 |
| Figure 4.7:  | Data from respondent for question 7     | 97 |
| Figure 4.8:  | Data from respondent for question 8     | 98 |
| Figure 4.9:  | Data from respondent for question 9     | 99 |
| Figure 4.10: | Data from respondent for question 10    | 99 |

xvi

# LIST OF APPENDICES

| APPENDIX   |                   | TITLE | PAGE |
|------------|-------------------|-------|------|
| Appendix 1 | Arduino Mega 2560 |       | 103  |
| Appendix 2 | TFT LCD           |       | 104  |
| Appendix 3 | AND Gate          |       | 106  |
| Appendix 4 | XOR Gate          |       | 107  |
| Appendix 5 | OR Gate           |       | 108  |
| Appendix 6 | NOT Gate          |       | 109  |
| Appendix 7 | 3-AND Gate        |       | 110  |
| Appendix 8 | Gantt Chart       |       | 111  |
| Appendix 9 | Survey form       |       | 112  |

xvii

C Universiti Teknikal Malaysia Melaka

# LIST OF ABBREVIATIONS

| K-Map | Karnaugh Map                       |  |
|-------|------------------------------------|--|
| TFT   | Thin Film Transistor               |  |
| LCD   | Liquid Crystal Display             |  |
| I/O   | Input/Output                       |  |
| IDE   | Integrated Development Environment |  |
| IC    | Integrated Circuit                 |  |

xviii

C Universiti Teknikal Malaysia Melaka

#### **CHAPTER 1**

### **INTRODUCTION**

### 1.1 Introduction

In this chapter, it aims on creating the framework and introduces the brief idea of the project. It focused on the background of study for this educational kit, the problem statement, the objectives, scope of work and project contribution.

#### **1.2 Background of Study**

Based on (Hudedmani, 2018) "teaching learning mechanism is presently transforming into new dimension by making use of latest state of art technologies to present in an easy and lucid manner to the learner". Development of educational kit based on objective for every subject can help teacher and lecturer. When educational kit has more function, it can attract student to learn that subject. According to (S. S. T. Myo et al., 2014) "digital electronics is now used in all fields of electronics from computers to digital phones and most industrial machines and motor vehicles". The educational kit in Digital Electronic subject still at in front stage where based on the literature review done only. Logic Gate Simulator related to this subject.

Logic Gate Simulator is an educational kit that help student understanding in Digital System subject but just focus in variety of logic gates. This educational kit will convert the connection that do in this educational kit to Karnaugh Map (K-Map). Student is required to do connection on educational kit. Once the connection completes the educational kit will display the K-Map on TFT LCD. It convenient to use anywhere but this educational kit suitable to use in classroom and laboratory. This educational kit can used for discussion assignments, for revision and also for tutorial session with lecturer.

### **1.3** Problem Statement

In Universiti Teknikal Malaysia Melaka (UTeM), digital system subject will focus to student electric and electronic engineering. For this subject student will learn in theoretically and practically. For theoretical student will learn in lecture and tutorial but for practical student will learn in lab session.

Lecture session will do in a hall with a large group of students. The projector will use to display the lecture note for digital system. Lecturer will explain that note to student by theoretically. Just a few students can stay focus in class like this, but another student will feel bored and sleepy. According (Papadimitriou, 2012), Electrical engineering teachers face great difficulty when they teach electronics course as traditional teaching methods which are no longer adapted to the demand of the professional life of the students due to the complexity of the new technologies.

After chapter finish covered in lecture session, lecturer will have prepared some question for student. All student needs to answer all questions and will discuss during tutorial session. Weakness of tutorial session is not all student will understand that chapter because majority lecturer only picks students randomly to solve the questions. Meanwhile, the rest of students not necessarily understanding it.

During the lab session, educational kit will provide to students in groups. It means each student needs to share the educational kit during experiment and it causes lack of skill from students because of the duration time of experiment not enough to explore any devices like educational kit and do the experiment in the same time. Additionally, some students may not completely learn in the lab.

#### 1.4 Objectives

The main objectives of this project are to make an improvement from the previous E-Logic kit by M. Z. Omar (2017) by showing the same concept but different output which for this Logic Gate Simulator, the output will display in Karnaugh Map form. In order to achieve the main objective, there are four sub-objectives to be achieve:

- To design an electronic educational kit using Proteus for circuit layout, drawing 3D prototype using TinkerCAD and build educational kit using Arduino Mega 2560 as the controller which the program is written using Arduino IDE.
- 2. To build a low cost, portable and durable educational kit for student. A portable and compact educational kit with size, 25x35x13 box will ease student to handling it to everywhere. Estimated costs for this kit are about RM200.00.
- 3. To verify the functionality of the educational kit by performing a set of system testing which will be based on a checklist. This will be done by testing one by one of the connection port on the kit and see the results either it produces the expected output or not.
- To validate the functionality of the educational kit, relate to the problem statement mentioned by performing survey consists of 10 questions to 50 respondents in FTKEE.

### 1.5 Scope of Work

In designing Logic Gate Simulator this project had limited certain criteria such as number of K-Map input and output. This LCD will display three input in K-Map and outputs in K-Map too. Three inputs will use in Logic Gate Simulator because this project only use TFT LCD. If four inputs K-Map use for this LCD it will produce very small K-Map and too hard for user to see the output. For logic gate IC, Logic Gate Simulator will used only five type of logic gates. Two inputs for AND, OR, XOR, three input AND gate and lastly is NOT gate. As known, logic gates have many types of gates but for this project it used only the basic logic gates that suitable for students who first time to take the subject.

In designing the educational kit, the main concern on creating a portable this kit is to increase inclusively and relevance as the kit is design for the beginner learner. This kit has been tested with a few testings to check durability of the kit using a few tests which are drop test for 0.5m and 1m, temperature test and aging test. The cost to develop the kit is about RM200 as it required a component that is easy to find, which is integrated circuit gate (IC gate), jumper wire, female header and Arduino. For the circuit construction on the box, a PCB circuit was design to apply at the top because to make student easy to use this educational kit. Power bank is a power source for this kit. This is because output voltage for power bank is 5V and it suitable to use at Arduino. Arduino IDE will use to program because Arduino Mega is a microcontroller for this educational kit. Arduino integrated development environment (IDE) will use to program because Arduino Mega is a microcontroller for this educational kit.

Survey forms has been distributed to 50 respondents by using Likert scale. According A.Joshi et.al (2015) the construction of Likert (or Likert type) scale is rooted

4

into the aim of the research. Sometimes the purpose of the research is to understand about the opinions/perceptions of participants related with single 'latent' variable (phenomenon of interest). This survey has been carried out by Google form with 10 questions related with this project.

### 1.6 **Project Contribution**

About 66% surveys strongly agree by prefer to learn this subject by using educational kit rather than theoretical way. The main motivation of this project is to develop an educational kit that quite interesting for student to use in anywhere either in class or not.

This project can be owned by user itself because this kit is designed to make a low-cost kit so that user can be owned and do practice as much as can. This educational kit also can attract student to learn logic gate by practically not only theoretical. About 60% surveys strongly agree that educational kit can help lecturer to teach easily to student about logic gates and about 54% strongly agree with educational kit are according to student's level.

In lab session, this kit will help users to prepare for their lab test or assignments which is equipment in the lab does not allowed to bring out. So, this kit might be helpful for users to bring anywhere for discussion group also for assignment since this kit is designed save user's time. About 56% strongly agree that educational kit save students and educator/teacher's time.

#### **CHAPTER 2**

### LITERATURE REVIEW

#### 2.1 Introduction

Many theories have been proposed to explain what the usage of educational kit in term of educational. Although the literature covers a wide variety of such theories, this review will focus on major themes which emerge repeatedly throughout the literature reviewed. Even though the literature represents the themes in a variety of contexts, this paper will primarily focus on their application. For this chapter, student will come out with the summarization of the journals that has been searching in many search engines like Scopus, google scholar and etc. The guide to writing this thesis are mainly from references book, research journal and online conference article. The keyword that used in searching the journal like logic "Edu-kit", "trainer board" and "IC gate simulator". This section shows the articles about Logic Gate and Educational kit that have been studies for knowledge in this project.



Figure 2.1: Related article and publication journal

6

🔘 Universiti Teknikal Malaysia Melaka