ANALOGUE ELECTRONIC TRAINER (BJT)

# AINUN NAZIROH BINTI AHMAD SUKRI

UNIVERSITI TEKNIKAL MALAYSIA MELAKA

C Universiti Teknikal Malaysia Melaka

## ANALOGUE ELECTRONIC TRAINER (BJT)

### AINUN NAZIROH BINTI AHMAD SUKRI

This report is submitted in partial fulfillment of the requirement for the award of Bachelor of Electronic Engineering (Industrial Electronics)

Faculty of Electronic and Computer Engineering

Universiti Teknikal Malaysia Melaka (UTeM)

**JUNE 2015** 

C Universiti Teknikal Malaysia Melaka

| FAKULTI K                                                                                                                                                                                                                                               | UNIVERSTI TEKNIKAL MALAYSIA MELAKA<br>Ejuruteraan elektronik dan kejuruteraan komputer<br>borang pengesahan status laporan<br>PROJEK SARJANA MUDA II                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tajuk Projek : ANA LOG<br>Sesi<br>Pengajian :                                                                                                                                                                                                           | UE ELECTRONIC TAAMER (BJT)                                                                                                                                                                                                                                                   |
| <ul> <li>Saya AINUN AJAA</li> <li>mengaku membenarkan Laporar syarat kegunaan seperti berikut:</li> <li>1. Laporan adalah hakmilik Ur</li> <li>2. Perpustakaan dibenarkan m</li> <li>3. Perpustakaan dibenarkan m</li> <li>pengajian tinggi.</li> </ul> | IRON BIATI AHMAD BURAI<br>(HURUF BESAR)<br>I Projek Sarjana Muda ini disimpan di Perpustakaan dengan syarat-<br>niversiti Teknikal Malaysia Melaka.<br>embuat salinan untuk tujuan pengajian sahaja.<br>embuat salinan laporan ini sebagai bahan pertukaran antara institusi |
| 4. Sila tandakan ( $$ ):                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                              |
| SULIT*                                                                                                                                                                                                                                                  | *(Mengandungi maklumat yang berdarjah keselamatan atau<br>kepentingan Malaysia seperti yang termaktub di dalam AKTA<br>RAHSIA RASMI 1972)                                                                                                                                    |
| TERHAD**                                                                                                                                                                                                                                                | **(Mengandungi maklumat terhad yang telah ditentukan oleh<br>organisasi/badan di mana penyelidikan dijalankan)                                                                                                                                                               |
| TIDAK TERHAD                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                              |
| (TADOATAN GAN PE                                                                                                                                                                                                                                        | Disahkan oleh:<br>JJ JJ JJ<br>NULIS)<br>(COP DAN TANDATANGAN PENYELIA)<br>FARID ARAFAT BIN AZIDIN<br>Pensyarah<br>Fekulik Kejuruteraan Kelaka (UTEM)<br>Hang Tuah Jaya<br>76100 Durlan Tunggai, Melaka                                                                       |
| Tarikh: 05/02/2015                                                                                                                                                                                                                                      | Tarikh: 05/06/2015                                                                                                                                                                                                                                                           |

C Universiti Teknikal Malaysia Melaka

"I hereby, declare that this report is the result of my own work except for quotes as cited in the references."

Signature: ..... Aufunle.

Author: AINUN NĂZIROH AHMAD SUKRI Date: JUNE 2015

C Universiti Teknikal Malaysia Melaka

"I hereby declare that I have read this report and in my opinion, this report is sufficient in terms of the scope and quality for the award Bachelor of Electronic Engineering (Industrial Electronics)."

11 AM Signature: .....

Supervisor Name: FARID ARAFAT BIN AZIDIN Date: JUNE 2015



•

For my beloved mom, dad and family

#### ACKNOWLEDGMENT

Bismillahirahmanirrahim. In the name of Allah that most gracious and most merciful. Praise for Allah SWT for giving me the chance to live until today and experience what I had thus far. I'm always thankful for where I am today, for the chance to be given education and better luck from the misunfortunates. I also believe in His Qada' and Qadar which brought me to be a student at Universiti Teknikal Malaysia Melaka and to do my final year project this semester.

First of all I would like to thank my parents for their endless love and support since I was born. They're the ones who always drive me to excel and challenge myself to be better than I was before, in education and life. There's no way I can repay their deeds and the only way I can somehow is to be successful as a daughter, a scholar, a Muslim and a person.

In addition to that I would like to express my appreciation to my supervisor, Mr. Farid Arafat Bin Azidin for these 28 weeks for all those times and ideas helping me to finish the project. In other words, I'm very thankful to have Mr Farid as my supervisor.

Alhamdulillah.

#### ABSTRACT

In study center, students often used a trainer while experimenting in the laboratory; it becomes a dependable kits for user. This study explored the bipolar junction transistor (BJT) circuit theory, safety of laboratory practices and compliances standard for trainer operating. The purpose of this project is to explore students and lectures with the new environment of trainer usage; multiple design of BJT circuit by using 1 base trainer with portable component. Thus, the objective of this project is producing a multiple design trainer, to create a trainer that friendly user and to reduce the space of storing system. The approach or methodology of this project is included with software and hardware. The software used in developing the project is solid works, multisim and proteus while the hardware has produced as a prototype. It utilizes a bipolar junction transistor (BJT) circuit configuration on DC analysis and Ac analysis. Highly secured in safety, reliability, low cost and user friendly trainer is expected to be developed. Commercialize to study center at university or college is a high possibility.

#### ABSTRAK

Sudah menjadi kebiasaan di pusat pusat pengajian,para pelajar menggunakan trainer sebagai alat bantu semasa proses ujikaji di makmal. Projek ini mengeksploitasi terhadap litar bipolar junction transistor (BJT),ciri ciri keselamatan dalam makmal ujikaji serta pematuhan piawaian operasi trainer. Tujuan utama projek ini adalah untuk menukar pandangan dan suasana ujikaji kepada pelajar dan pensyarah dalam penggunaan trainer iaitu pelbagai rekabentuk dalam litar BJT dengan menggunakan 1 trainer asas berserta komponen mudah alih. Oleh itu, objektif projek ini adalah untuk menghasilkan pelbagai rekabentuk litar BJT, trainer mesra pengguna serta mengurangkan tempat penyimpan trainer di makmal. Projek ini menggunakan pendekatan perisisan serta perkakasan. Perisian yang digunakan adalah solid works, multisim dan proteus manakala perkasan dijadikan sebagai prototaip. Projek ini merangkumi litar operasi bipolar junction transistor (BJT) terhadap analisis DC dan AC. Sangat dijamin dalam keselamatan, kebolehpercayaan, kos rendah dan trainer mesra pengguna adalah jangkaan hasil projek ini. Mengkomersialkan untuk digunakan di pusat pengajian seperti di universiti atau kolej adalah sangat tinggi

# TABLE OF CONTENTS

## CHAPTER ITEM

Ι

# PAGE

| PROJEC  | CT TITLE           | i    |
|---------|--------------------|------|
| DECLA   | RATION             | ii   |
| DEDICA  | ATION              | iv   |
| ACKNO   | WLEDGEMENT         | V    |
| ABSTRA  | АСТ                | vi   |
| ABSTRA  | AK                 | vii  |
| TABLE   | OF CONTENTS        | viii |
| LIST OF | F FIGURES          | xi   |
| LIST OF | FTABLES            | xiii |
| LIST OF | F ABBREVIATIONS    | xiv  |
| LIST OF | F APPENDIX         | XV   |
| INTROI  | DUCTION            | 1    |
| 1.1.    | Project Overview   | 1    |
| 1.2.    | Objective          | 3    |
| 1.3.    | Problem Statement  | 3    |
| 1.4.    | Project Scope      | 4    |
| 1.5.    | Project Flow Chart | 5    |
| 1.6.    | Report Structure   | 8    |

#### Π **PROJECT BACKGROUND**

| 2.1 Theory of BJT configuration circuit | 9  |
|-----------------------------------------|----|
| 2.1.1 Fixed bias configuration          | 10 |
| 2.1.2 Emitter bias                      | 12 |
| 2.1.3 Voltage divider bias              | 14 |
| 2.1.4 Collector feedback                | 16 |
| 2.1.5 Cascaded configurations           | 18 |
| 2.2 Trainer available in market         | 19 |
| 2.3 Theory on Component                 | 22 |
| 2.3.1 Component Adapter                 | 23 |
| 2.4 Proteus software                    | 24 |
|                                         | 21 |
|                                         |    |
| PROJECT METHODOLOGY                     | 25 |

#### III **PROJECT METHODOLOGY**

25 3.1 Discussions With Supervisor 26 3.2 Research 3.3 Survey and observation 26 3.4 Create Lab Sheet sample 26 27 3.5 Simulation 3.6 Designing 27 3.6.1 PCB board of BJT circuit 27 28 3.6.2 Base trainer and component adapter 3.7 Prototype developing 29 30 3.7.1 Designing 3.7.2 Exposure UV light 31 3.7.3 Developing Image 31 3.7.4 Etching 32 32 3.7.5 Immersion Tinning 3.7.6 Drying Process 33

9

| 3.7.7 | Scrub Cleaning | 33 |
|-------|----------------|----|
| 3.7.8 | Drilling       | 34 |
| 3.7.9 | Board testing  | 34 |

## IV RESULTS/ ANALYSIS

| 4.1 | Prototype                   |    |
|-----|-----------------------------|----|
| 4.2 | Multisim Simulations        | 37 |
|     | 4.2.1 DC analysis           | 37 |
|     | 4.2.2 AC analysis           | 40 |
| 4.3 | Trainer experimental result | 41 |
| 4.4 | Analysis                    | 45 |
| 4.5 | Discussions                 | 47 |
| 4.6 | Budget                      | 48 |
|     |                             |    |

## V CONCLUSIONS AND RECOMMENDATIONS 49

| 5.1 | Conclusions     | 49 |
|-----|-----------------|----|
| 5.2 | Recommendations | 50 |

# VI REFERRENCES

### **APPENDICES**

- A- Gantt Chart
- B Example Labsheet
- C Datasheet Traco

35

51

# LIST OF FIGURES

| FIGURE | TITLE                           | PAGE |
|--------|---------------------------------|------|
| 1.1    | Progression on PSM I            | 5    |
| 1.2    | Progression on PSM II           | 6    |
| 2.1    | Fixed Bias                      | 10   |
| 2.2    | Collector loop of fixed bias    | 11   |
| 2.3    | Emitter Bias                    | 12   |
| 2.4    | Collector loop of emitter bias  | 13   |
| 2.5    | Voltage divider Bias            | 14   |
| 2.6    | Collector feedback path         | 16   |
| 2.7    | Collector loop of feedback bias | 17   |
| 2.8    | Cascaded Circuit                | 18   |
| 2.9    | Class 'A' amplifier trainer     | 19   |
| 2.10   | BJT Amplifier Trainer           | 20   |
| 2.11   | BJT Trainer                     | 21   |
| 2.12   | Component Adapter               | 23   |
| 2.13   | Banana Plug                     | 24   |
| 2.14   | Proteus welcome page            | 24   |
| 3.1    | PCB Design                      | 27   |

| 3.2  | The front view of base trainer                     | 28 |
|------|----------------------------------------------------|----|
| 3.3  | The side view of base trainer                      | 29 |
| 3.4  | Component adapter in Proteus software              | 29 |
| 3.5  | Photo board                                        | 30 |
| 3.6  | Correct designing                                  | 31 |
| 3.7  | Insert PCB into etching machine                    | 32 |
| 3.8  | Remove the film on the track                       | 33 |
| 3.9  | After the film removed                             | 33 |
| 4.1  | PCB board                                          | 35 |
| 4.2  | Base Trainer With PCB Board                        | 36 |
| 4.3  | Component Adapter for BJT, Capacitor and Resistor. | 36 |
| 4.4  | Voltage Drop                                       | 37 |
| 4.5  | Current Collector, Ic                              | 38 |
| 4.6  | Waveform of Vout from multisim                     | 40 |
| 4.7  | Input voltage $\pm 15$ of 10% tolerance            | 42 |
| 4.8  | Voltage drops at VR1                               | 42 |
| 4.9  | Voltage drops at $V_{RC}$                          | 43 |
| 4.10 | Voltage drops at $V_{R2}$                          | 43 |
| 4.11 | Voltage drop at $V_{RE}$                           | 43 |
| 4.12 | Current at collector, I <sub>C</sub> .             | 44 |
| 4.13 | Vout from oscilloscope.                            | 44 |

# LIST OF TABLES

| NO | TITLE                             | PAGE |
|----|-----------------------------------|------|
| 1  | Traco model with description      | 22   |
| 2  | Simulation results of DC analysis | 38   |
| 3  | Calculated results of DC analysis | 39   |
| 4  | Simulation Result of Vout         | 40   |
| 5  | Measured Values of DC analysis    | 42   |
| 6  | Measured Results of Vout          | 44   |
| 7  | Percentage of error               | 46   |

# LIST OF ABBREVIATIONS

| AC     | _ | Alternating Current                   |
|--------|---|---------------------------------------|
| ARES   | - | Advanced Routing and Editing Software |
| BJT    | - | Bipolar Junction Transistor           |
| CNC    | _ | Computerized Numerical Control        |
| DC     | _ | Direct Current                        |
| FET    | - | Field Effect Transistor               |
| GND    | - | ground                                |
| ISIS   | - | Intelligent Schematic Input System    |
| OP-AMP | - | Operational Amplifier                 |
| PCB    | _ | Printed Circuit Board                 |
| UV     | _ | Ultra Violet                          |
| VSM    | - | Virtual system Modelling              |

# LIST OF APPENDIX

| APPENDIX | TITLE                 | PAGE |
|----------|-----------------------|------|
| А        | Gantt Chart           | 53   |
| В        | Example Labsheet      | 54   |
| С        | Datasheet Traco Power | 61   |

C Universiti Teknikal Malaysia Melaka

### **CHAPTER I**

### **INTRODUCTION**

This chapter will give an overview of the project such as project overview, project objective, project scope, project methodology and the structure of this project report. This chapter will explain briefly about the work from the beginning until the project is implemented.

### **1.1 Project Overview**

The trainer is a training kit that normally used in the laboratory either at school, college or university. Most of the students assemble their experiment by using certain a trainer such as a common emitter trainer, FET trainer and so on. Unfortunately, each of the trainers is fixed with one design and all the components are mounted in.

Analogue electronic is a required subject for industrial electronic students. Indeed analogue electronic subject requires laboratory experiment by using a trainer. This subject covered in a bipolar junction transistor (BJT) circuit, junction gate Field effect transistor (FET) circuit, and Operational Amplifier (Op-Amp) circuit. Each of the circuits has numerous of trainers available in the market.



This project utilizes a bipolar junction transistor (BJT) circuit configuration on DC analysis and Ac analysis. A bipolar junction transistor (BJT) consists of two back-to-back p-n junctions and the contacts are made in all three regions with the two outer regions that called the emitter and collector and the middle region called the base. The device is called "bipolar" since its operation involves both types of mobile carriers, electrons and holes. BJT consists of pn junctions that constructed in a special way and connected in a series connection. The bipolar junction transistor was shaped in terms of three-terminal device with emitter, base and collector Thus, from the physical structure, BJTs can be divided into two groups; which is npn and pnp transistors. The three terminals were used in three different configurations; common emitter configuration, common base configuration and common base configuration.

Base trainer will be developed in this project as a main trainer. The base trainer is able to plug in a printed circuit board (PCB) BJT printed circuit will be placed on top of the Printed circuit board (PCB) with a printed component. Besides, the PCB board is designed without mounted in for the component. Its only consist space holes to plug in in component while experimenting. In addition, in a single PCB design, it's able to construct six (6) BJT circuit configurations which are fixed bias, emitter bias, voltage divider bias, collector feedback, emitter follower and cascaded configurations. Meanwhile, the component was designed as a portable plug in component with its adapter. Thus, the possibility of applying a JFET configuration is high since the structure of the components is same.

The base trainer exploits in a variable number of inputs. CNC machined plastic components which is Traco component is used instead of transformer. The positive and negative output produced by this Traco component with high efficiency up to 81%. Thus the expecting input powers for this base trainer are  $\pm 15V$ ,  $\pm 9V$  and  $\pm 12V$ . Since, this project is a prototype version; this project will be tested in the laboratory only.

#### **1.2 Objective**

The objective is an expectation to be achieved by a researcher. The goal of this analogue electronic trainer is to fulfill the needs of user in operating the laboratory experiment. Therefore, some of the objectives that need to be achieved in the project

- To develop a multi design of analogue electronic Bipolar Junction Transistor trainer.
- Q To model the trainer that user friendly and user can replace the component easily when its malfunction.
- To reduce the space in storing for several designs of laboratory experiment with using one base trainer

#### **1.3 Problem Statement**

"The problem statement describes the context for the study and it also identifies the general analysis approach" [4].

Normally, the available trainers in the market are designed with a mounted component. Thus, the design is fixed for the consequent trainer. Unfortunately, while experimenting, the module should be followed by the available design and cannot be changed or modified by users.

Next, some electronic components are sensitive to the environment and due to that it may malfunction and requires a replacement. It requires time in replacing it since the component is built in. In addition, some component also not available in this country and since the available trainer is manufactured in India.

Finally, the trainer does require some space in the laboratory storing system since it's required numerous type of design for student experimenting. Moreover, each trainer only available for one (1) designs.

#### **1.4 Project Scope**

To achieve the objectives, the project is divided into 3 main parts which are trainer base, printed circuit board (PCB) of bipolar junction transistor (BJT) design configuration and component adapter. The scope of this project as below;

- $\checkmark$  Focused on student levels and usage.
- In order to design and construct the circuit, Proteus and multisim software was applied in this project.
- ✓ The plastic or PVC material has been chosen in prototype design because it easy to shape and will not harm consumers. Besides, plastic does not conduct current.
- ✓ The component adapter is designed based on the component size and able to plug in at the base trainer.
- ✓ The tools and method in the project of consists of soldering, disolder, drilling and cutting.

## **1.5 Project Flow Chart**

The flow chart for this project is divided into two sections; progression in PSM I and progression in PSM II.



Figure 1.1: Progression on PSM I



Figure1.2: Progression on PSM II

#### Progression for PSM I

The project was started by finding and discussion with the supervisor for the title of the research. Research on the available product and the method needed for the project development is starting a week after confirming the project title. The research also includes the theory for bipolar junction transistor configuration circuit that will be used later. As well that, there is a finding from books and the internet that are extremely contributes to this project.

Next, proceed with designing a sample lab sheet for the proposed trainer. The preferred circuit design on a sample lab sheet continued with simulation in multisim. Specification of base trainer and component adapter is designed by using solid works software. The requirement for PSMI seminar is the proposed project with a background study.

#### Progression for PSM II

As per second section, the project was continued in developing the hardware and producing the prototype. The product will be produced are PCB board with a BJT design, a base trainer and a component adapter. The method along the project development which is consists of Proteus software, PCB fabrication procedure was applied and its explanation was explained in the chapter III. In order to make the prototype, some of skills were applied such as drilling, soldering and cutting.

As the expected result, the base trainer should be able to function with the plug in PCB BJT board and component adapter. The final project will be present at PSM II seminars and also compete in INOTEK for the consequent year.