# PARAMETRIC STUDY ON MATCHING NETWORK AT LNA 6GHZ

NURSHIMAA BINTI AZIZAN

UNIVERSITI TEKNIKAL MALAYSIA MELAKA



# PARAMETRIC STUDY ON MATCHING NETWORK AT LNA 6GHZ

## NURSHIMAA BINTI AZIZAN

# This Report Is Submitted In Partial Fulfillment of Requirement for the Bachelor Degree of Electronic Engineering (Wireless Communication) With Honours

Fakulti Kejuruteraan Elektronik Dan Kejuruteraan Komputer Universiti Teknikal Malaysia Melaka

June 2015

|                                                       |                                                                                                                                                                                                                  | UNIVERSTI TEKNIKAL MALAYSIA MELAKA<br>PAKULIT KEJURUTERAAN EI EKTRONIK DAN KEJURUTERAAN KOMPUTUR<br>BORANG PENCESAHAN STATUS LAPORAN<br>PROJEK SARJANA MUDA IJ                                                                                                                          |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tajuk<br>Sesi<br>Penga                                | Projek : Parametr                                                                                                                                                                                                | ric Study on Matching Network at LNA 6GHz                                                                                                                                                                                                                                               |
| Saya<br>meng<br>syara<br>1. 1<br>2. F<br>3, F<br>4. 5 | Nurshimaa Binti Azizan,<br>aku membenarkan Lapon<br>t kegunaan seperti beriku<br>Laporan adalah hakmilik I<br>Perpustakaan dibenarkan r<br>Perpustakaan dibenarkan r<br>pengajian tinggi.<br>Sila tandakan ( √); | an Projek Sarjana Muda ini disumpan di Perpustakaan dengan syaran-<br>t:<br>Universiti Teknikal Malaysin Melaka.<br>membuat salinan untuk tujuan pengajian sahaja.<br>membuat salinan laporan ini sebagat bahan pertukaran antara institusi                                             |
| 1                                                     | I SULITA                                                                                                                                                                                                         | <ul> <li>*(Mengandungi maklumat yang berdarjali keselamatan atau<br/>kepentingan Malaysia seperti yang termaktub di dalam AKTA<br/>RAHSIA RASMI (972)</li> <li>**(Mengandungi maklamat terhad yang telah datemukan oleh<br/>organisasibbadan di mana penyelidikan dijuhakan)</li> </ul> |
|                                                       |                                                                                                                                                                                                                  | PENULIS) (COP DAY, TANGAN PENVELIA)<br>DR. MOHO AZUSHAH BIN OTHMAN                                                                                                                                                                                                                      |
| TR                                                    | nav 1916/2015                                                                                                                                                                                                    | Pensymen Kaman<br>Tekulti kejunuteraan Bestronik & Kejunuteraan Kam uiter<br>Universiti Teknikal Matavala Meriaka (UT.<br>Hang Tunh Jown<br>76100 Ductor Tungson, Norman<br>Tanish: $12/6/.155$                                                                                         |

iii

# DECLARATION

I hereby, declared this report entitled 'Parametric Study on Matching Network at LNA 6GHz' is the results of my own research except as cited in references.

Signature Author's Name Date Lui

: Nurshimaa Binti Azizan : 01st June 2015 "I hereby declare that I have read this report and in my opinion this report is sufficient in terms of the scope and quality for the award of Bachelor of Electronic Engineering (Wireless Communication) With Honours"

Shul

Signature

Supervisor's Name

1

ł

Date

Dr. Mohd Azlishah Othman  $\frac{17}{6}$ 

C Universiti Teknikal Malaysia Melaka

٧

Special dedication to my family, my supervisor Dr. Mohd Azlishah bin Othman and to all my dearest friends.

#### ACKNOWLEDGEMENT

I am highly appreciate the effort of my supervisor Dr. Azlishah Bin Othman for taking time to read through this report and his positive criticism of the project. Dr. Azlishah has given me a lot of idea on the project.

Furthermore, he is helpful and patient when guiding me. He has given me a lot of ideas and suggestions in order to design an LNA having such an excellent performance. I feel lucky and grateful upon his guidance and kindness in helping me in my project. Therefore, I would like to thank him sincerely and appreciate all the hard work.

Finally, special thanks to my family I am very grateful for their unfailing encouragement and financial support they have given me over the years. They also motivated me from time to time that played an important role as to ensure that I am on the right track in finishing the project. Once again, I hereby want to take this opportunity to thank all of you for your concern and support throughout this project. Thank you.

#### ABSTRACT

Wideband amplifier design remains one of the most challenging portions in the communication system. The conventional low noise amplifier operates on a single band, in which it is simpler to plan the enhancer to meet the whole indicated objective. Conventional routines for tuning and tweaking will require more repetitive and long time to cover the wider frequency range, accordingly rendering the method to be impractical. Therefore, a more particular specialized methodology must be used to help the designer to better design the amplifier.

This paper represents the amplifier requirements in wideband application and proposed a structured practical design approach which uses the feedback topology by utilizing Advanced Design System (ADS) simulations in optimizing the amplifier to meet all the obliged specs. The purpose of the amplifier is to amplify the received RF path. The design methodology required the analysis of the transistor stability and proper matching network selection. The design of an LNA in Radio Frequency (RF) circuits requires the trade-off of many importance characteristics such as gain, noise figure (NF), stability.

This situation forces designers to make choices in the design of RF circuits. This was the main reason why the ATF54143 from Avago Technologies was chosen over others due to the simplest configuration it offers for an amplifier design. Several measurement techniques using design tool Advanced Design System (ADS) for simulations where the noise circles and available gain circles are the tools that give the most guidance on the design tradeoffs, while FR4 strip board is used for fabrication purposed and the Network Analyzer for the practical testing of the amplifier were used to verify the performance of the designed amplifier.

#### ABSTRAK

Reka bentuk penguat jalur lebar adalah salah satu bahagian yang paling mencabar dalam sistem komunikasi. Konvensional penguat bunyi yang rendah beroperasi pada jalur tunggal, di mana ia adalah lebih mudah untuk merancang penambah untuk memenuhi matlamat yang diinginkan. Rutin konvensional untuk penalaan biasanya akan mengambil masa yang lebih lama dan berulang-ulang untuk meliputi julat frekuensi yang lebih luas , dengan itu menjadikan kaedah yang digunakan ini kurang sesuai dan tidak praktikal. Oleh itu, kaedah yang khusus harus digunakan untuk membantu pereka untuk mereka bentuk penguat yang lebih baik.

Kertas kerja ini membentangkan kepentingan penguat dalam aplikasi jalur lebar dan mencadangkan satu pendekatan reka bentuk praktikal berstruktur yang menggunakan topologi maklum balas dengan menggunakan simulasi Sistem Design Advanced ( ADS ) dalam mengoptimumkan penguat supaya memenuhi semua ciri-ciri yang diinginkan . Kegunaan penguat adalah untuk menguatkan RF signal yang diterima. Reka bentuk penguat bunyi rendah dalam Frekuensi Radio litar (RF ) memerlukan keseimbangan ciri-ciri kepentingan ramai seperti dapatan , bunyi ( NF ) dan kestabilan.

Keadaan ini memaksa pereka untuk membuat pilihan dalam reka bentuk litar RF. Ini adalah sebab utama mengapa ATF54143 dari Avago Technologies telah dipilih dalam projek in selain pemasangan yang mudah. bentuk fi er. Beberapa teknik pengukuran menggunakan perisian (ADS) bagi simulasi di mana bunyi dan dapatan boleh didapati. Manakala FR4 papan jalur digunakan untuk fabrikasi.

## **TABLE OF CONTENTS**

| СНА | APTER      | TITLE             | PAGE   |
|-----|------------|-------------------|--------|
|     |            | NAME OF PROJECT   | ii     |
|     |            | DECLARATION       | iv-v   |
|     |            | DEDICATION        | vi     |
|     |            | ACKNOWLEDGMENT    | vii    |
|     |            | ABSTRACT          | viii   |
|     |            | ABSTRAK           | ix     |
|     |            | TABLE OF CONTENTS | x-xii  |
|     |            | LIST OF FIGURES   | xiv-xv |
|     |            | LIST OF TABLE     | xvi    |
| CHA | APTER 1    | INTRODUCTION      |        |
| 1.1 | Project Ba | ackground         | 1-2    |
| 1.2 | Project Ol | bjective          | 2-3    |
| 1.3 | Scope of I | Project           | 3      |
| 1.4 | Problem S  | Statement         | 4      |
| 1.5 | Project M  | ethodology        | 4-5    |
| 1.6 | Summary    | of Work           | 5      |

х

5-6

1.7 Thesis Outline

## CHAPTER 2 LITERATURE REVIEW

| 2.1 | Introduction                | 7-8   |
|-----|-----------------------------|-------|
| 2.2 | Design Consideration        | 8     |
| 2.3 | Transistor Biasing          | 9     |
| 2.4 | Noise Figure                | 9     |
| 2.5 | Two Port Power Gain         | 10    |
|     | 2.5.1 Operating Power Gain  | 10    |
|     | 2.5.2 Transducer Power Gain | 10    |
|     | 2.5.3 Available Power Gain  | 10-11 |
| 2.6 | Stability                   | 11    |
| 2.7 | Condition of matching       | 12    |

## CHAPTER 3 METHODOLOGY

| 3.1 | Introduction         | 13    |
|-----|----------------------|-------|
| 3.2 | Project Flow         | 14-15 |
| 3.3 | Design Specification | 16    |
| 3.4 | Transistor Selection | 16    |
| 3.5 | Stability Checking   | 16-17 |
| 3.6 | DC Biasing           | 17-18 |
| 3.7 | Matching Network     | 18    |

# CHAPTER 4 RESULTS & DISCUSSION

| 4.0 | Introduction        | 19    |
|-----|---------------------|-------|
| 4.1 | Stability Analysis  | 19-21 |
| 4.2 | DC Biasing          | 21-22 |
| 4.3 | Two port power-gain | 22-24 |
| 4.4 | Matching            | 24    |

xi

| 4.4.1 | Microstrip  | Line Implementation                        | 24-25 |
|-------|-------------|--------------------------------------------|-------|
| 4.4.2 | Case I (Sir | ngle Stub Matching)                        | 25    |
|       | 4.4.2.1     | Input matching                             | 25-26 |
|       | 4.4.2.2     | Output Matching                            | 26-27 |
|       | 4.4.2.3     | Full circuit with single stub matching     | 27    |
|       | 4.4.2.4     | Gain and return loss simulation result     | 28    |
|       |             | for single stub matching                   |       |
|       | 4.4.2.5     | Noise simulation result for single         | 28    |
|       |             | stub matching                              |       |
|       | 4.4.2.6     | Stability simulation result for single     | 29    |
|       |             | stub matching                              |       |
|       | 4.4.2.7     | Analysis for Single Stub LNA               | 29    |
| 4.4.3 | Case II (D  | ouble Stub Matching)                       | 29    |
|       | 4.4.3.1     | Input matching                             | 30    |
|       | 4.4.3.2     | Output matching                            | 31    |
|       | 4.4.3.3     | Full circuit with double stub matching     | 32    |
|       | 4.4.3.4     | Gain and return loss simulation result for | 32    |
|       |             | double stub matching                       |       |
|       | 4.4.3.5     | Noise simulation result for double         | 33    |
|       |             | stub matching                              |       |
|       | 4.4.3.6     | Stability simulation result for double     | 33    |
|       |             | stub matching                              |       |
|       | 4.4.3.7     | Analysis for Double Stub LNA               | 34    |
| 4.4.4 | Case III (  | T-Matching)                                | 34    |
|       | 4.4.4.1     | Input Matching                             | 34    |
|       | 4.4.4.2     | Output Matching                            | 35    |
|       | 4.4.4.3     | Full circuit with double stub matching     | 36    |
|       | 4.4.4.4     | Gain and return loss simulation result for | 36    |
|       |             | double stub matching                       |       |
|       | 4.4.4.5     | Noise simulation result for double         | 37    |
|       |             | stub matching                              |       |

|     |       | 4.4.4.7      | Stability simulation result for double          | 37    |
|-----|-------|--------------|-------------------------------------------------|-------|
|     |       |              | stub matching                                   |       |
|     |       | 4.4.4.1      | Analysis for T-matching LNA                     | 37-38 |
|     | 4.4.5 | Case IV (7   | τ-Matching)                                     | 38    |
|     |       | 4.4.5.1      | Input matching                                  | 38    |
|     |       | 4.4.5.2      | Output Matching                                 | 38-39 |
|     |       | 4.4.5.3      | Full circuit with $\pi$ –Matching               | 39    |
|     |       | 4.4.5.4      | Gain and return loss simulation result for      | 40    |
|     |       |              | $\pi$ -Matching                                 |       |
|     |       | 4.4.5.5      | Noise simulation result for $\pi$ –Matching     | 40    |
|     |       | 4.4.5.6      | Stability simulation result for $\pi$ –Matching | 41    |
|     |       | 4.4.5.7      | Analysis for $\pi$ -matching circuit            | 41    |
|     | 4.4.6 | Comparis     | on result between gain, return loss.            | 41    |
|     |       | noise and    | stability                                       |       |
|     |       | 4.4.6.1      | Return Loss                                     | 41-42 |
|     |       | 4.4.6.2      | Gain                                            | 42    |
|     |       | 4.4.6.3      | Noise                                           | 42    |
|     |       | 4.4.6.4      | Stability                                       | 43    |
| 4.5 | PCB   | Layout       |                                                 | 43-44 |
| 4.6 | Final | layout for   | etching process                                 | 44    |
| 4.7 | Final | product      |                                                 | 44    |
| 4.8 | Meas  | surement res | sult                                            | 45    |
| 4.9 | Discu | ussion       |                                                 | 46    |

# CHAPTER 5 CONCLUSIONS & RECOMMENDATION

| 5.1 | Conclusion     | 48 |
|-----|----------------|----|
| 5.2 | Recommendation | 49 |

## REFERENCE

**APPENDIX A** 

xiii

## **LIST OF FIGURES**

| FIGURE | TITLE                                                     | PAGE |
|--------|-----------------------------------------------------------|------|
| 11     | Block diagram of a receiver                               | 1    |
| 1.2    | Matching network block diagram                            | 5    |
| 3.1    | LNA design flow                                           | 14   |
| 3.2    | ADS setup to find the best DC biasing point               | 18   |
| 4.1    | K-stability and S-parameter simulation circuit            | 20   |
| 4.2    | K-stability                                               | 21   |
| 4.3    | Characteristic Curves                                     | 21   |
| 4.4    | Biasing network                                           | 22   |
| 4.5    | Single stub input matching ADS simulation setup           | 25   |
| 4.6    | Single stub input matching simulation value               | 26   |
| 4.7    | Single stub output matching ADS simulation setup          | 26   |
| 4.8    | Single stub output matching simulation value              | 27   |
| 4.9    | Full schematic circuit with single stub matching          | 27   |
| 4.10   | Simulation for single stub circuit (gain and return loss) | 28   |
| 4.11   | Simulation for single stub circuit (noise figure)         | 28   |
| 4.12   | Simulation for single stub circuit (stability)            | 29   |
| 4.13   | Double stub input matching ADS setup                      | 30   |
| 4.14   | Double stub input matching simulation value               | 30   |
| 4.15   | Double stub output matching ADS setup                     | 31   |
| 4.16   | Double stub output matching simulation value              | 31   |
| 4.17   | Full schematic circuit with double stub matching          | 32   |
| 4.18   | Simulation for double stub matching circuit               | 32   |
|        | (gain and return loss)                                    |      |
| 4.19   | Simulation for double stub matching circuit               | 33   |
|        | (noise figure)                                            |      |

| 4.20 | Simulation for double stub matching circuit (stability)       | 33 |
|------|---------------------------------------------------------------|----|
| 4.21 | Smith chart simulation for input T-Matching LNA               | 34 |
| 4.22 | Smith chart simulation for output T-Matching LNA              | 35 |
| 4.23 | Full schematic circuit with T- matching                       | 36 |
| 4.24 | Simulation for T-matching circuit                             | 36 |
|      | (gain and return loss)                                        |    |
| 4.25 | Simulation for double T-matching circuit (noise)              | 37 |
| 4.26 | Simulation for double T-matching circuit (stability)          | 37 |
| 4.27 | Smith chart simulation for input $\pi$ -Matching LNA          | 38 |
| 4.28 | Smith chart simulation for output $\pi$ -Matching LNA         | 38 |
| 4.29 | Full schematic circuit with $\pi$ -matching                   | 39 |
| 4.30 | Simulation for $\pi$ -matching circuit (gain and return loss) | 40 |
| 4.31 | Simulation for $\pi$ -matching circuit (noise)                | 40 |
| 4.32 | Simulation for $\pi$ -matching circuit (stability)            | 41 |
| 4.33 | Return loss comparison with four types of matching            | 41 |
| 4.34 | Gain comparison with four types of matching                   | 42 |
| 4.35 | Noise comparison with four types of matching                  | 42 |
| 4.36 | Stability comparison with four types of matching              | 43 |
| 4.37 | Final layout for etching process                              | 44 |
| 4.38 | Board after etching and solder                                | 44 |
| 4.39 | S21 measurement result                                        | 45 |
| 4.40 | S11 measurement result                                        | 45 |

xv

## LIST OF TABLE

| TABLE | TITLE                                            | PAGE |
|-------|--------------------------------------------------|------|
|       |                                                  |      |
| 1.1   | LNA Design Specification                         | 2    |
| 3.1   | 6GHz LNA Design Specification                    | 16   |
| 4.1   | S-parameter                                      | 20   |
| 4.2   | Input and Output for T-Matching                  | 35   |
| 4.3   | Lumped component value for $\pi$ –Matching       | 39   |
| 4.4   | Stability comparison with four types of matching | 43   |
|       |                                                  |      |



## **CHAPTER 1**

## INTRODUCTION

## 1.1 Project Background

Low Noise Amplifier (LNA) represent one of the basic building blocks of the communication system. In figure 1.1, LNA is placed between RF Filter 1 and RF Filter 2. The week signal that came from BPF1 will be amplify before it can be process. The basic function of LNA is to provide amplifying the signal while adding a minimum amount of noise to the signal[1]. In addition, Low Noise Amplifier (LNA) plays an important role in the receiver designs because it has major effect on the noise performance of the overall system.

Another characteristics from the LNA consists of low noise figure, reasonable gain and stability over the designated frequency band without oscillating even though running on very low power. For large signal, LNA amplifies the signal without adding any kind of distortions.



Figure 1.1: Block diagram of a receiver

C) Universiti Teknikal Malaysia Melaka

In this project, ATF-54143 transistor from Avago technologies is used. This transistor is choosen because it high dynamic range, low noise transistor and it can execute with low voltage supplied[2]. Furthemore, this transistor meet the requirement for this project design which is the design is at 6GHz. The LNA design in this report is performed with a systematic procedure and simulated by Advanced Design System (ADS2011)

This project deal with a high performance wideband low noise amplifier which operates for 6GHz is presented. This LNA needs to provide a constant gain, low noise high linearity and unconditionally stable to make sure design meet the standard specification.

Before start designing, the design requirement is set in order to ensure our LNA designed can achieve the target. The design specifications for this project were as follows:

| Parameter              | Specs    |
|------------------------|----------|
| Operating frequency    | 6 GHz    |
| Gain                   | > 5 dB   |
| Noise Figure           | < 3 dB   |
| Return loss for source | > -10 dB |
| Power supply           | 3V       |

Table 1.1: LNA Design Specification

## **1.2 Project Objective**

LNA is used to amplify the low signal and at the same time reduce noise. It usually located at the front-end of receiver. The objective of this project are listed below:

- To study the gain, return loss, noise and stability of LNA which operates at 6GHz.
- To do the parametric study on matching network at LNA 6GHz.
- To design a high frequency LNA circuit by using Advance Design System (ADS) software.

## 1.3 Scope of Project

Scope of this project is divided into four parts:

## a) Literature review

- Study on the conventional design of low noise amplifier (6GHz).
- b) Design and simulation
  - Design LNA circuit with different types of matching network.
  - Simulate the LNA circuit using ADS in order to get the desired gain, return loss, noise and stability.
- c) Fabrication
  - Fabricate the design circuit using FR4 board.
- d) Test analysis and measurement
  - Get a stable, high gain with desired return loss and low noise for a LNA 6GHz

#### **1.4 Problem Statement**

The signal will face interference when signal travels and there are some noise will occur in the signal when signal arrived at the receiver. The noise that occurs is an unwanted noise because it can affect the information carried by the signal.

The best way to reduce the noise occurs is by placed the LNA at the RF front end of receiver. The LNA is a simpler, space saving, excellent linearity, low current consumption and more efficient option which allows the receiver chain to have variable gain.

Week electrical signal is captured by the amplifier which is the closest to the antenna in the receiver chain. Simultaneously, strong interfering signal may be present. For this reason, these low noise amplifiers primarily establish the system noise figure and inter-modulation behavior of the overall receiver. The common goals are therefore to minimize the system noise figure, provide enough gain with sufficient linearity. The second problem is, small signal gain is essential in producing gain but will result a small gain value.

#### 1.5 **Project Methodology**

#### i) Transistor selection

- ATF 54143
- Frequency range: 450MHz to 6GHz
- Reason: To get the minimum acceptable gain value by putting 6GHz as the highest boundary.

#### ii) Biasing network

- Biasing networks are needed to set appropriate operating conditions for active devices (transistor-ATF54143).
- Passive bias, voltage divider circuit

#### iii) Matching network



Figure 1.2: Matching network block diagram

Matching:

Placed between load impedance and transmission line. [7]

When load match: [7] Maximum power delivered to the line. The power loss is minimized.

## iv) Check for gain, noise figure, stability and return loss

- Gain  $\geq 5 \text{ dB}$
- Noise <3 dB
- Stability, K >1
- Return loss > -10

### 1.6 Summary of Work

The Gantt chart below shows the works that had been implemented in the first and second semester. Refer to Appendix A.

## 1.7 Thesis Outline

This thesis consists of five. Chapter 1 of this report is about the introduction of the project. Brief introduction where problem statement, objective, scope of project, project methodology and summary of work are presented in this chapter.

Chapter 2 cover the literature review of hardware and software of LNA design. For this purpose, basic of RF, introduction of LNA and LNA design process is explained.

Chapter 3 gives an overview for design methodology with the technologies and tools used in developing the application. Also explained the LNA design process which is the transistor selection, stability checking, DC biasing, matching networks, simulation and layout design.

For Chapter 4, it will cover the results obtained from the simulation and fabrication process. All the data obtained will be analyzed and discussion regarding the results will be made.

Lastly in chapter 5 will cover the conclusion of overall project. Suggestions to improve this project are also being presented in the same chapter.

**CHAPTER 2** 

## LITERATURE REVIEW

#### 2.1 Introduction

Nowadays, the growing demand in high requirement wireless technology had raised the development of LNA. The main purpose of LNA is to amplify the low signal and at the same time, not adding any noise. So, no noise is adding while it amplifies the signal, hence eliminating channel interference. The main characteristic that have to consider while design LNA are stability, power gain, bandwidth, noise figure, VSWR and DC requirement. [3]

LNA usually designed by using BJT, GaAs FET, CMOS, PHMET and MESFET type of transistors. Such sensitivity analysis of LNA is very beneficial for making appropriate design trade-off. The high requirement of wireless communication has increase the difficulties for LNA designed which has higher capability in providing higher gains, better input sensitivity and minimize noise level[4].

Before start this project, a lot of research is done in order to know a basic of LNA designing. Internet and RF books are the main sources to get all the information. Research is more focus on how to design the LNA. First of all, datasheet transistor are

reviewed to understand the characteristics and to identified which transistor is the best to be use.

The s2p file that is provided by the transistor manufacturer is used to simulate the S-parameter characteristic and the biasing information by using Advanced Designed System (ADS). By done this simulation, the better understanding on the performance of the transistor will be get. A BJT is a good choice for LNA design because it have a higher gain with a low noise figure.

#### 2.2 Design Consideration

Important criteria that need to be consider in designing LNA are stability, noise figure, power gain, VWSR and DC biasing. To bias the transistor, LNA must have DC biasing circuit and also must have input and output matching network to achieve optimum power transfer in the circuit. LNA operate in class A mode. By referring to data sheet, the biasing point for the LNA should have high gain because high gain will amplify the signal and separated the noise from the signal [4]. In addition, LNA must have low noise figure, linear, good input and output matching and unconditionally stable at the lowest current drain from the supply. The transistor must be select correctly to make sure it can meet most of these conditions. Feedback arrangement can give a low noise figure and good output match [3].

Unconditionally stable means that amplifier does not oscillate. There are a trade-off between stability and gain because of either shunt or series resistive loading of the collector. There is an important limitation to observe variations throughout VSWR parameters. It is not possible in order to plot input and output of VSWR circles concurrently. Any Plot involving (Input / Output) VSWR implies that one of many network is match which is to be reference to observe variance within the other aspect from the network.